

# Automotive Grade AUIRS2184(4)S

HALF-BRIDGE DRIVER

#### **Features**

- Floating channel designed for bootstrap operation
- Fully operational to + 600 V
- Tolerant to negative transient voltage, dV/dt immune
- Gate drive supply range from 10 V to 20 V
- Undervoltage lockout for both channels
- 3.3 V and 5 V input logic compatible
- Matched propagation delay for both channels
- Logic and power ground +/- 5 V offset
- Lower di/dt gate driver for better noise immunity
- Output source/sink current capability (typical) 1.9 A/2.3 A
- Lead free, RoHS compliant
- Automotive Qualified\*

## **Typical Applications**

- DC/DC converter
- pump and compressor
- piezo injection
- Starter/ alternator

## **Product Summary**

| Half-Bridge                                                       |
|-------------------------------------------------------------------|
| 600 V                                                             |
| 10 V – 20 V                                                       |
| 1.9 A & 2.3 A                                                     |
| 600 ns & 230 ns                                                   |
| 400 ns (R <sub>DT</sub> = 0 Ω)<br>5 μs (R <sub>DT</sub> = 200 kΩ) |
|                                                                   |

## **Package Options**



## **Typical Connection**







| Table of Contents                              | Page  |
|------------------------------------------------|-------|
| Description                                    | 3     |
| Feature Comparison                             | 3     |
| Qualification Information                      | 4     |
| Absolute Maximum Ratings                       | 5     |
| Recommended Operating Conditions               | 6     |
| Dynamic Electrical Characteristics             | 6     |
| Static Electrical Characteristics              | 7     |
| Functional Block Diagram                       | 8     |
| Input/Output Pin Equivalent Circuit Diagram    | 9-10  |
| Lead Definitions                               | 11    |
| Lead Assignments                               | 11    |
| Application Information and Additional Details | 12    |
| Parameter Temperature Trends                   | 13-17 |
| Package Details                                | 18    |
| Tape and Reel Details                          | 19-20 |
| Part Marking Information                       | 21    |
| Ordering Information                           | 22    |
| Important Notice                               | 23    |



## **Description**

The AUIRS2184(4)S are high voltage, high speed power MOSFET and IGBT drivers with dependent high and low-side referenced output channels. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3 V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high-side configuration which operates up to 600 V.

## Feature Comparison: AUIRS2181(4)/AUIRS2183(4)/AUIRS2184(4)

| Part  | Input<br>Logic | Cross-<br>Conduction<br>Prevention<br>logic | Dead-Time               | Ground<br>Pins       | Ton/Toff    |
|-------|----------------|---------------------------------------------|-------------------------|----------------------|-------------|
| 2181  |                |                                             |                         | COM                  | 160/200 ns  |
| 21814 | HIN/LIN        | no                                          | none                    | V <sub>SS</sub> /COM | 100/200 115 |
| 2183  |                |                                             | Internal 500ns          | COM                  | 160/200 ns  |
| 21834 | HIN/LIN        | yes                                         | Programmable 0.4 – 5 us | V <sub>SS</sub> /COM | 100/200 115 |
| 2184  |                |                                             | Internal 500ns          | COM                  | 600/220 pa  |
| 21844 | IN/SD          | yes                                         | Programmable 0.4 – 5 us | V <sub>SS</sub> /COM | 600/230 ns  |



## Qualification Information<sup>†</sup>

| Qualification info         | manon                       |                                                                                                                                                                             |                           |  |  |  |  |
|----------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
|                            |                             | Automotive (per AEC-Q100 <sup>††</sup> )                                                                                                                                    |                           |  |  |  |  |
| Qualification Level        |                             | Comments: This family of ICs has passed a Automotive qualification. IR's Industrial and Consume qualification level is granted by extension of the higher Automotive level. |                           |  |  |  |  |
| Moisturo Sonsitivity I     | Malatana Canalitatical anal |                                                                                                                                                                             | MSL3 <sup>†††</sup> 260°C |  |  |  |  |
| Moisture Sensitivity Level |                             | SOIC14N                                                                                                                                                                     | (per IPC/JEDEC J-STD-020) |  |  |  |  |
|                            | Machine Model               | Class M1 (Pass +/-100V)                                                                                                                                                     |                           |  |  |  |  |
|                            | macinite inicae.            | (per AEC-Q100-003)                                                                                                                                                          |                           |  |  |  |  |
| ESD                        | Human Body Model            | Class H1C (Pass +/-1500V)                                                                                                                                                   |                           |  |  |  |  |
| 202                        | Traman Body Woder           | (per AEC-Q100-002)                                                                                                                                                          |                           |  |  |  |  |
|                            | Charged Davise Medal        | Class C4 (Pass +/-1000V)                                                                                                                                                    |                           |  |  |  |  |
|                            | Charged Device Model        |                                                                                                                                                                             | AEC-Q100-011)             |  |  |  |  |
| IC Letch Un Toot           | _                           | Class II, Level A <sup>††††</sup>                                                                                                                                           |                           |  |  |  |  |
| IC Latch-Up Test           | (per AEC-Q100-004)          |                                                                                                                                                                             |                           |  |  |  |  |
| RoHS Compliant             |                             | Yes                                                                                                                                                                         |                           |  |  |  |  |

<sup>†</sup> Qualification standards can be found at International Rectifier's web site <a href="http://www.irf.com/">http://www.irf.com/</a>

<sup>††</sup> Exceptions to AEC-Q100 requirements are noted in the qualification report.

<sup>†††</sup> Higher MSL ratings may be available for the specific package types listed here. Please contact your International Rectifier sales representative for further information.

<sup>††††</sup> IN, SD, DT Class II Level B at 40mA per JESD78.



## **Absolute Maximum Ratings**

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM lead. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; and functional operation of the device at these or any other condition beyond those indicated in the "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. Ambient temperature (T<sub>A</sub>) is 25°C, unless otherwise specified.

| Symbol              | Definition                                             | Min                  | Max                   | Units                 |      |
|---------------------|--------------------------------------------------------|----------------------|-----------------------|-----------------------|------|
| $V_B$               | High-side floating absolute voltage                    | -0.3                 | 620                   |                       |      |
| Vs                  | High-side floating supply offset voltage               |                      | V <sub>B</sub> - 25   | V <sub>B</sub> + 0.3  |      |
| $V_{HO}$            | High-side floating output voltage                      |                      | $V_S$ - 0.3           | V <sub>B</sub> + 0.3  |      |
| $V_{CC}$            | Low-side and logic fixed supply voltage                |                      | -0.3                  | 20 <sup>†</sup>       | V    |
| $V_{LO}$            | Low-side output voltage                                |                      | -0.3                  | V <sub>CC</sub> + 0.3 | V    |
| DT                  | Programmable deadtime pin voltage                      |                      | $V_{\rm SS}$ -0.3     | V <sub>CC</sub> + 0.3 |      |
| $V_{IN}$            | Logic input voltage (IN & SD)                          | $V_{\rm SS}$ -0.3    | V <sub>CC</sub> + 0.3 |                       |      |
| $V_{SS}$            | Logic ground                                           | V <sub>CC</sub> - 20 | $V_{CC} + 0.3$        |                       |      |
| dV <sub>S</sub> /dt | Allowable offset supply voltage transient              |                      |                       | 50                    | V/ns |
| D                   | Declare rever dissination @ TA < 25°C                  | (8-lead SOIC)        | _                     | 0.625                 | 14/  |
| P <sub>D</sub>      | Package power dissipation @ TA ≤ 25°C                  | (14-lead SOIC)       | _                     | 1.0                   | W    |
| D.I.                | <del>-</del>                                           | (8-lead SOIC)        | _                     | 200                   | 0000 |
| Rth <sub>JA</sub>   | Thermal resistance, junction to ambient (14-lead SOIC) |                      | _                     | 120                   | °C/W |
| TJ                  | Junction temperature                                   | _                    | 150                   |                       |      |
| Ts                  | Storage temperature                                    |                      |                       | 150                   | °C   |
| T <sub>L</sub>      | Lead temperature (soldering, 10 seconds)               |                      | _                     | 300                   |      |

<sup>†</sup> All supplies are fully tested at 25 V and an internal 20 V clamp exists for each supply.



## **Recommended Operating Conditions**

The input/output logic timing diagram is shown in Figure 1. For proper operation the device should be used within the recommended conditions. The  $V_{\rm S}$  and  $V_{\rm SS}$  offset rating are tested with all supplies biased at a 15 V differential.

| Symbol   | Definition                                 | Min                 | Max                 | Units |
|----------|--------------------------------------------|---------------------|---------------------|-------|
| $V_B$    | High-side floating supply absolute voltage | V <sub>S</sub> + 10 | V <sub>S</sub> + 20 |       |
| Vs       | High-side floating supply offset voltage   | (††)                | 600                 |       |
| $V_{HO}$ | High-side floating output voltage          | Vs                  | $V_B$               |       |
| $V_{CC}$ | Low-side and logic fixed supply voltage    | 10                  | 20                  | V     |
| $V_{LO}$ | Low-side output voltage                    | 0                   | $V_{CC}$            | V     |
| $V_{IN}$ | Logic input voltage (IN & SD) (†††)        | $V_{SS}$            | $V_{CC}$            |       |
| DT       | Programmable deadtime pin voltage          | $V_{SS}$            | $V_{CC}$            |       |
| $V_{SS}$ | Logic ground                               | -5                  | 5                   |       |
| $T_A$    | Ambient temperature                        | -40                 | 125                 | °C    |

<sup>††</sup> Logic operational for  $V_S$  of -5 V to +600 V. Logic state held for  $V_S$  of -5 V to  $-V_{BS}$ . (Please refer to Design Tip DT97-3 for more details).

## **Dynamic Electrical Characteristics**

Unless otherwise noted, these specifications apply for an operating junction temperature range of -40°C  $\leq$  Tj  $\leq$  125°C with bias conditions of V<sub>BIAS</sub> (V<sub>CC</sub>, V<sub>BS</sub>) = 15 V, V<sub>SS</sub> = COM, C<sub>L</sub> = 1000 pF.

| Symbol           | Definition                                                   | Min | Тур | Max | Units | Test Conditions                         |
|------------------|--------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------|
| t <sub>on</sub>  | Turn-on propagation delay                                    |     | 600 | 900 |       | $V_S = 0 V$                             |
| t <sub>off</sub> | Turn-off propagation delay                                   |     | 230 | 400 |       | $V_{S} = 0 \text{ V or } 600 \text{ V}$ |
| t <sub>sd</sub>  | Shut-down propagation delay                                  |     | 220 | 350 |       |                                         |
| $MT_{on}$        | Delay matching, HS & LS turn-on                              |     | 3   | 90  | ne    |                                         |
| $MT_{off}$       | Delay matching , HS & LS turn-off                            |     | 15  | 40  | ns    |                                         |
| tr               | Turn-on rise time                                            |     | 15  | 60  |       | V <sub>S</sub> = 0 V                    |
| t <sub>f</sub>   | Turn-off fall time                                           |     | 12  | 35  |       | V <sub>S</sub> = 0 V                    |
| DT               | Deadtime: LO turn-off to HO turn-on (DT <sub>LO-HO</sub> ) & | 280 | 375 | 520 |       | $R_{DT} = 0 \Omega$                     |
| Di               | HO turn-off to LO turn-on (DT <sub>HO-LO</sub> )             | 3.9 | 5   | 6   | μs    | $R_{DT}$ = 200 k $\Omega$               |
| MDT              | Deadtime matching DT DT                                      | _   | 0   | 50  | ne    | $R_{DT} = 0 \Omega$                     |
| IVIDT            | Deadtime matching DT <sub>LO-HO</sub> - DT <sub>HO-LO</sub>  |     | 0   | 600 | ns    | $R_{DT}$ = 200 k $\Omega$               |

<sup>†††</sup> HIN and LIN are internally clamped with a 5.2 V zener diode.



## **Static Electrical Characteristics**

Unless otherwise noted, these specifications apply for an operating junction temperature range of -40°C  $\leq$  Tj  $\leq$  125°C with bias conditions of  $V_{BIAS}$  (V $_{CC}$ ,  $V_{BS}$ ) = 15 V,  $V_{SS}$  = COM. The  $V_{IL,}$   $V_{IH}$  and  $I_{IN}$  parameters are referenced to  $V_{SS}$ /COM and are applicable to the respective input leads: IN and  $\overline{SD}$ . The  $V_{O,}$   $I_{O}$  and  $R_{on}$  parameters are referenced to COM and are applicable to the respective output leads: HO and LO.

| Symbol                                   | Definition                                                                       | Min | Тур | Max | Units    | Test Conditions                                  |
|------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|----------|--------------------------------------------------|
| $V_{IH}$                                 | Logic "1" input voltage for HO & logic "0" for LO                                | 2.5 | _   | _   |          |                                                  |
| $V_{IL}$                                 | Logic "0" input voltage for HO & logic "1" for LO                                | _   | _   | 8.0 |          | V <sub>CC</sub> = 10 V to 20 V                   |
| $V_{SD,TH+}$                             | SD input positive going threshold                                                | 2.5 | _   | _   | V        | V <sub>CC</sub> = 10 V to 20 V                   |
| $V_{SD,TH-}$                             | SD input negative going threshold                                                | _   | _   | 0.8 | <b>'</b> |                                                  |
| $V_{OH}$                                 | High level output voltage, $V_{\text{BIAS}}$ - $V_{\text{O}}$                    | _   | _   | 1.5 |          | I <sub>O</sub> = 0 A                             |
| $V_{OL}$                                 | Low level output voltage, Vo                                                     | _   | _   | 0.2 |          | $I_O = 20 \text{ mA}$                            |
| $I_{LK}$                                 | Offset supply leakage current                                                    | _   | _   | 50  | μA       | $V_{B} = V_{S} = 600 \text{ V}$                  |
| $I_{QBS}$                                | Quiescent V <sub>BS</sub> supply current                                         | 10  | 50  | 130 | μΛ       | V <sub>IN</sub> = 0 V or 5 V                     |
| I <sub>QCC</sub>                         | Quiescent V <sub>CC</sub> supply current                                         | 0.4 | 1.0 | 1.3 | mA       | V <sub>IN</sub> = 0 V OI 5 V                     |
| I <sub>IN+</sub>                         | Logic "1" input bias current                                                     | _   | 25  | 60  | μA       | $IN = 5 \text{ V}, \overline{SD} = 0 \text{ V}$  |
| I <sub>IN-</sub>                         | Logic "0" input bias current                                                     | _   | _   | 5.0 | μΑ       | IN = 0 V, <del>SD</del> = 5 V                    |
| $V_{\text{CCUV+}} \ V_{\text{BSUV+}}$    | $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage positive going threshold | 8.0 | 8.9 | 9.8 |          |                                                  |
| V <sub>CCUV-</sub><br>V <sub>BSUV-</sub> | $V_{\text{CC}}$ and $V_{\text{BS}}$ supply undervoltage negative going threshold | 7.4 | 8.2 | 9.0 | V        |                                                  |
| $V_{\sf CCUVH} \ V_{\sf BSUVH}$          | Hysteresis                                                                       | 0.3 | 0.7 |     |          |                                                  |
| I <sub>O25+</sub> <sup>(†)</sup>         | Output high short circuit pulsed current                                         | 1.4 | 1.9 | _   |          | $V_O = 0V$ ,<br>$PW \le 10us$ ,<br>$T_J = 25$ °C |
| I <sub>O25-</sub> <sup>(†)</sup>         | Output low short circuit pulsed current                                          | 1.8 | 2.3 | _   | A        | $V_O$ = 15V,<br>PW $\leq$ 10us,<br>$T_J$ = 25°C  |
| $I_{O^+}^{(\dagger)(\dagger\dagger)}$    | Output high short circuit pulsed current                                         | 1.2 | _   | _   |          | $V_O = 0 V$ ,<br>PW $\leq 10 \mu s$              |
| I <sub>O-</sub> <sup>(†)</sup> (††)      | Output low short circuit pulsed current                                          | 1.5 | _   | _   |          | V <sub>O</sub> = 15 V,<br>PW ≤ 10 μs             |

<sup>(†)</sup> Guaranteed by design

<sup>(††)</sup> I<sub>O+</sub> and I<sub>O-</sub> decrease with rising temperature



# Functional Block Diagram: AUIRS2184, AUIRS21844





Input/Output Pin Equivalent Circuit Diagrams: AUIRS2184S



Input/Output Pin Equivalent Circuit Diagrams: AUIRS21844S





## **Lead Definitions**

| Symbol   | Description                                                                                                                                                |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN       | Logic input for high-side and low-side gate driver outputs (HO and LO), in phase with HO (referenced to COM for AUIRS2184 and $V_{\rm SS}$ for AUIRS21844) |
| SD       | Logic input for shutdown (referenced to COM for AUIRS2184 and V <sub>SS</sub> for AUIRS21844)                                                              |
| DT       | Programmable deadtime lead, referenced to V <sub>SS</sub> (AUIRS21844 only)                                                                                |
| $V_{SS}$ | Logic ground (AUIRS21844 only)                                                                                                                             |
| $V_{B}$  | High-side floating supply                                                                                                                                  |
| НО       | High-side gate drive output                                                                                                                                |
| $V_S$    | High-side floating supply return                                                                                                                           |
| $V_{CC}$ | Low-side and logic fixed supply                                                                                                                            |
| LO       | Low-side gate drive output                                                                                                                                 |
| COM      | Low-side return                                                                                                                                            |

# Lead Assignments: AUIRS2184(4)S





## **Application Information and Additional Details**





Figure 1: Input/Output Timing Diagram

**Figure 2: Switching Time Waveform Definitions** 



**Figure 3: Shutdown Waveform Definitions** 



**Figure 4: Deadtime Waveform Definitions** 



Figure 5: Delay Matching Waveform Definitions



## Parameter Trends vs. Temperature and vs. Supply Voltage

Figures of this chapter provide information on the experimental performance of the AUIRS2184(4)S HVIC. The line plotted in each figure is generated from actual lab data.

A large number of individual samples were tested at three temperatures (-40 °C, 25 °C, and 125 °C) in order to generate the experimental curve. The line consists of three data points (one data point at each of the tested temperatures) that have been connected together to illustrate the understood trend. The individual data points on the Typ. curve were determined by calculating the averaged experimental value of the parameter (for a given temperature).

A different set of individual samples was used to generate curves of parameter trends vs. supply voltage.



Figure 6A. Turn-on Propagation Delay vs. Temperature



Figure 6B. Turn-on Propagation Delay vs. Supply Voltage



Figure 7A. Turn-off Propagation Delay vs. Temperature



Figure 7B. Turn-off Propagation Delay vs. Supply Voltage

www.irf.com © 2008 International Rectifier



Figure 8A. SD Propagation Delay vs. Temperature



Figure 9A. Turn-off Fall Time vs. Temperature



Figure 10. Turn-on Rise Time vs. Temperature



Figure 8B. SD Propagation Delay vs. Supply Voltage



Figure 10B. Turn-off Fall Time vs. Supply Voltage



Figure 11. Deadtime vs R<sub>DT</sub>



Figure 12A. Deadtime vs Temperature



Figure 12B. Deadtime vs. Supply Voltage



Figure 13. High Level Output vs. Temperature (I<sub>0</sub> = 0 mA)



Figure 14. Low Level Output vs. Temperature



Figure 15. Offset Supply Leakage Current vs. Temperature



Figure 16. V<sub>BS</sub> Supply Current vs. Temperature



Figure 17A. V<sub>cc</sub> Supply Current vs. Temperature



Figure 17B. V<sub>CC</sub> Supply Current vs. V<sub>CC</sub> Supply Voltage (V)



Figure 18. Logic "1" Input Bias Current vs. Temperature



Figure 19. Logic "0" Input Bias Current vs. Temperature



Figure 20.  $V_{CC}$  and  $V_{BS}$  Undervoltage Threshold (+) vs. Temperature



Figure 21.  $V_{CC}$  and  $V_{BS}$  Undervoltage Threshold (-) vs. Temperature





Figure 22. Output Source Current (A) vs. Temperature



Figure 22A. Output Source Current (A) vs. Supply Voltage (V)



Figure 23. Output Sink Current (A) vs. Temperature



Figure 23A. Output Sink Current (A) vs. Supply Voltage (V)

Package Details: SOIC8



## Package Details: SOIC14N





# Tape and Reel Details: SOIC8



CARRIER TAPE DIMENSION FOR 8SOICN

|      | Metric Impe |       |       | erial |  |
|------|-------------|-------|-------|-------|--|
| Code | Min         | Max   | Min   | Max   |  |
| Α    | 7.90        | 8.10  | 0.311 | 0.318 |  |
| В    | 3.90        | 4.10  | 0.153 | 0.161 |  |
| С    | 11.70       | 12.30 | 0.46  | 0.484 |  |
| D    | 5.45        | 5.55  | 0.214 | 0.218 |  |
| E    | 6.30        | 6.50  | 0.248 | 0.255 |  |
| F    | 5.10        | 5.30  | 0.200 | 0.208 |  |
| G    | 1.50        | n/a   | 0.059 | n/a   |  |
| Н    | 1.50        | 1.60  | 0.059 | 0.062 |  |



REEL DIMENSIONS FOR 8SOICN

|      | Me     | etric  | Imp    | erial  |
|------|--------|--------|--------|--------|
| Code | Min    | Max    | Min    | Max    |
| Α    | 329.60 | 330.25 | 12.976 | 13.001 |
| В    | 20.95  | 21.45  | 0.824  | 0.844  |
| С    | 12.80  | 13.20  | 0.503  | 0.519  |
| D    | 1.95   | 2.45   | 0.767  | 0.096  |
| E    | 98.00  | 102.00 | 3.858  | 4.015  |
| F    | n/a    | 18.40  | n/a    | 0.724  |
| G    | 14.50  | 17.10  | 0.570  | 0.673  |
| Н    | 12.40  | 14.40  | 0.488  | 0.566  |



# Tape and Reel Details: SOIC14N



#### CARRIER TAPE DIMENSION FOR 14SOICN

|        | Metric Impe |       | erial |       |  |  |  |
|--------|-------------|-------|-------|-------|--|--|--|
| Code   | Min         | Max   | Min   | Max   |  |  |  |
| Α      | 7.90        | 8.10  | 0.311 | 0.318 |  |  |  |
| В      | 3.90        | 4.10  | 0.153 | 0.161 |  |  |  |
| C      | 15.70       | 16.30 | 0.618 | 0.641 |  |  |  |
| D      | 7.40        | 7.60  | 0.291 | 0.299 |  |  |  |
| E<br>F | 6.40        | 6.60  | 0.252 | 0.260 |  |  |  |
| F      | 9.40        | 9.60  | 0.370 | 0.378 |  |  |  |
| G      | 1.50        | n/a   | 0.059 | n/a   |  |  |  |
| Н      | 1.50        | 1.60  | 0.059 | 0.062 |  |  |  |



REEL DIMENSIONS FOR 14SOICN

|        | Metric |        | Imperial |        |  |
|--------|--------|--------|----------|--------|--|
| Code   | Min    | Max    | Min      | Max    |  |
| Α      | 329.60 | 330.25 | 12.976   | 13.001 |  |
| B<br>C | 20.95  | 21.45  | 0.824    | 0.844  |  |
| С      | 12.80  | 13.20  | 0.503    | 0.519  |  |
| D      | 1.95   | 2.45   | 0.767    | 0.096  |  |
| E      | 98.00  | 102.00 | 3.858    | 4.015  |  |
| F      | n/a    | 22.40  | n/a      | 0.881  |  |
| G      | 18.50  | 21.10  | 0.728    | 0.830  |  |
| Н      | 16.40  | 18.40  | 0.645    | 0.724  |  |



## **Part Marking Information**

## SOIC8:



## SOIC14N:





# **Ordering Information**

| Base Part Number | Package Type | Standard Pack |          | Commission Boat Number |
|------------------|--------------|---------------|----------|------------------------|
|                  |              | Form          | Quantity | Complete Part Number   |
| AUIRS2184S       | SOIC8        | Tube/Bulk     | 55       | AUIRS2184S             |
|                  |              | Tape and Reel | 2500     | AUIRS2184STR           |
| AUIRS21844S      | SOIC14N      | Tube/Bulk     | 55       | AUIRS21844S            |
|                  |              | Tape and Reel | 2500     | AUIRS21844STR          |



#### **IMPORTANT NOTICE**

Unless specifically designated for the automotive market, International Rectifier Corporation and its subsidiaries (IR) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or services without notice. Part numbers designated with the "AU" prefix follow automotive industry and / or customer specific requirements with regards to product discontinuance and process change notification. All products are sold subject to IR's terms and conditions of sale supplied at the time of order acknowledgment.

IR warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with IR's standard warranty. Testing and other quality control techniques are used to the extent IR deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

IR assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using IR components. To minimize the risks with customer products and applications, customers should provide adequate design and operating safeguards.

Reproduction of IR information in IR data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alterations is an unfair and deceptive business practice. IR is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of IR products or serviced with statements different from or beyond the parameters stated by IR for that product or service voids all express and any implied warranties for the associated IR product or service and is an unfair and deceptive business practice. IR is not responsible or liable for any such statements.

IR products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of the IR product could create a situation where personal injury or death may occur. Should Buyer purchase or use IR products for any such unintended or unauthorized application, Buyer shall indemnify and hold International Rectifier and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that IR was negligent regarding the design or manufacture of the product.

IR products are neither designed nor intended for use in military/aerospace applications or environments unless the IR products are specifically designated by IR as military-grade or "enhanced plastic." Only products designated by IR as military-grade meet military specifications. Buyers acknowledge and agree that any such use of IR products which IR has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

IR products are neither designed nor intended for use in automotive applications or environments unless the specific IR products are designated by IR as compliant with ISO/TS 16949 requirements and bear a part number including the designation "AU". Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, IR will not be responsible for any failure to meet such requirements.

For technical support, please contact IR's Technical Assistance Center http://www.irf.com/technical-info/

**WORLD HEADQUARTERS:** 

233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105



**Revision History** 

| Date                       | Comment                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 04/29/08                   | Draft                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 5/6/08                     | Converted to automotive format                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 5/13/08                    | Corrected various formatting issues and typos (e.g. /SD) Corrected typical application dwg                                                                                                                                                                                                                                                            |  |  |  |
| 5/16/08                    | Inserted figures 1-5                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 5/22/08                    | Added graphs for parameter temperature trends                                                                                                                                                                                                                                                                                                         |  |  |  |
| 5/26/08                    | Added missing graphs, added note on PbF and auto qualification on features list                                                                                                                                                                                                                                                                       |  |  |  |
| 5/28/08                    | Added date                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 9/30/08                    | Reviewed and updated various missing information                                                                                                                                                                                                                                                                                                      |  |  |  |
| 10/01/08                   | Inserted Input/Output Pin Equivalent Circuit Diagram                                                                                                                                                                                                                                                                                                  |  |  |  |
| Feb13 <sup>th</sup> , 2009 | Typ application changes                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 6/04/09                    | Updated package information, qualification information, and tri-temp waveforms                                                                                                                                                                                                                                                                        |  |  |  |
| 8/4/09                     | Updated qualification information; graphs 27-42 changed 2181(4) to 2184(4)                                                                                                                                                                                                                                                                            |  |  |  |
| 8/6/09                     | Removed characterization graphs 27-42.                                                                                                                                                                                                                                                                                                                |  |  |  |
| 8/11/09                    | Updated package type and marking info                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 9/15/09                    | Corrected chapter with Parameter Trends SD max propagation delay changed from 270ns to 300ns Turn on rise time typ value changed from 40nsec to 20nsec                                                                                                                                                                                                |  |  |  |
| 9/19/09                    | Rearranged temperature characteristic graphs and added actual part number on marking drawings                                                                                                                                                                                                                                                         |  |  |  |
| 9/21/09                    | Added ESD passing voltages, updated table of contents.                                                                                                                                                                                                                                                                                                |  |  |  |
| 9/22/09                    | Typ application section updated                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 9/23/09                    | Added note 1 for Vcc under Abs Max rating                                                                                                                                                                                                                                                                                                             |  |  |  |
| 12/17/09                   | Front page: changed ton/toff typ. to 600ns/230ns, Page6: changed Ton typ.=600ns; toff typ.=230ns; tsd typ.=220ns, max=350ns; MTon typ.=3ns; MToff typ.=15ns; tr typ=15ns; tf typ=12ns, DT ( $R_{\rm DT}$ @200Kohms) min=3.9uS; DT (0-ohm) typ=375ns; VOH max.=1.5V; iqbs min.=10uA, typ=50uA, max=130uA; Iqcc max.=1.3mA; added Important Notice page |  |  |  |
| 12/22/09                   | Corrected MSL level on qual info page to MSL3 and updated MM ESD passing voltage to +/-100V instead of +/-150V.                                                                                                                                                                                                                                       |  |  |  |
| 02/24/2010                 | Updated disclaimer under Abs. Max. Rating Page 6: Added I <sub>O25+</sub> and I <sub>O25-</sub> specification and the note                                                                                                                                                                                                                            |  |  |  |
| Jul. 27, 2010              | clamp diode values changed from 25V into 20V (in-out pin eq. circ. diagrams)                                                                                                                                                                                                                                                                          |  |  |  |

International
TOR Rectifier

# **AUIRS2184(4)(S)**